… Gesprächsstoff No.1
Hier werden die PLCC-Varianten besprochen. Die DIP-Version (A2000) auf -> dieser Seite.
von Dave Haynie anläßlich einer Auktion zu:
Amiga 3000 Fat Buster 2 Schematics, with notes (März 2015)
This is a schematic for the Rev D of the Fat Buster 2 chip, subtitled „The Chip That Ate New Jersey“. Fat Buster was the Zorro III controller for the Amiga 3000 and 4000 computers. This is a printout from the Commodore laser printer on 17„ x 11“ paper. It's got some notes, and a few circuit changes, that were clearly made by me. I think I was looking at a few of the bus master issues we had on the previous chips. Since CSG didn't revise the font number of the gate array when we went from Fat Buster 1 to Fat Buster 2, so this corresponds to Rev 11 of the packaged part. Rev 9 was the first released version of the Fat Buster 2, Rev 10 basically didn't work (CSG was switching from channeled arrays to sea of gates, and had some issues with delivering a full-speed part). The architecture of the Amiga 3000, in particular Commodore's limit on 84 pins on a package, made this a very tricky part to implement properly. Unfortunately, I designed Zorro III for the next 5-10 years of Commodore systems, not just for the Amiga 3000 in 1990. If I knew that was the end-of-the-road, I might have made it a simpler bus.
Typ | Commo-Nr. | C=Bezeichnung | C= Info | Form |
---|---|---|---|---|
C | 390539-07 | IC FAT BUSTER (25MHZ ONLY) | A-3000 | PLCC84 |
D | 390539-09 | IC FAT BUSTER F013I | AMIGA-4000 | PLCC84 |
E | 390539-11 | IC FAT BUSTER GATE ARRAY | AMIGA-4000 | PLCC84 |
Vorkommen | Anzahl | Position | Bemerkung |
---|---|---|---|
A2631 | 1 | U, | Typ D ?? |
A3000 | 1 | U, | Typ C |
A3000-T | 1 | U, | Typ |
A4000 | 1 | U, | Typ |
A4000-T | 1 | U700, | Typ E |
… noch zu klären, ob die Signal-Namen vom A4-T identisch sind, mit denen vom A3000, A3000-T und A4000-Desktop.
PIN | intern Pin-Name | Signal/Route A4-T |
---|---|---|
1 | _FCS | _FCS |
2 | _CCS | _CCS |
3 | A2 | A_2 |
4 | A1 | A_1 |
5 | A0 | A_0 |
6 | RW | R_W |
7 | SIZ0 | SIZ0 |
8 | SIZ1 | SIZ1 |
9 | _AS | _AS |
10 | _DS | _DS |
11 | _DSACK0 | _CCS |
12 | _DSACK1 | _DSACK1 |
13 | _STERM | _STERM |
14 | GND1 | GROUND |
15 | _RMC | _RMC |
16 | _SBR | _SBR |
17 | _SBG | _SBG |
18 | _CIIN | _CIIN |
19 | _MTACK | _MTACK |
20 | _DTACK | N$55939 |
21 | DOE | DOE |
22 | _WAIT | _WAIT |
23 | _BR | _BR |
24 | _BG | _BG |
25 | _BGACK | _BGACK |
26 | _HLT | _HLT |
27 | _BERR | _BERR |
28 | GND2 | GROUND |
29 | _RESET | _IORST |
30 | CPUCLK | CPUCLKA |
31 | C7M | E7M |
32 | _CDAC | ECDAC |
33 | _D2P | _D2P |
34 | _DBOE1 | _DBOE1 |
35 | _DBOE0 | _DBOE0 |
36 | _DB16 | _DBR16 |
37 | DBLT | DBLT |
38 | READ | READ |
39 | _EDS2 | _EDS2 |
40 | _EDS3 | _EDS3 |
41 | EA1 | EA_1 |
42 | VCC1 | +5V |
43 | _ABOE2 | _ABOE2 |
44 | _ABOE0 | _ABOE0 |
45 | MS2 | MS_2 |
46 | _MTCR | _MTCR |
47 | _CACHE | _CACHE |
48 | A3 | A_3 |
49 | _CBREQ | _CBREQ |
50 | _CBACK | _CBACK |
51 | _IOZ2 | _IOZ2 |
52 | _MEMZ2 | _MEMZ2 |
53 | _ADDRZ3 | _ADDRZ3 |
54 | MS1 | MS_1 |
55 | _OWN | _OWN |
56 | GND3 | GROUND |
57 | _EBGACK | _EBGACK |
58 | CLK90 | CLK90A |
59 | _SLAVE4 | ODDBALL |
60 | EA2 | EA_2 |
61 | EA3 | EA_3 |
62 | _EDS0 | _EDS0 |
63 | _EBCLR | _EBCLR |
64 | _SLAVE3 | _SLAVE_3 |
65 | _SLAVE2 | _SLAVE_2 |
66 | _SLAVE1 | _SLAVE_1 |
67 | _SLAVE0 | _SLAVE_0 |
68 | _BIGZ | _BIGZ |
69 | _EBG4 | _EBG_4 |
70 | GND4 | GROUND |
71 | _EBG3 | _EBG_3 |
72 | _EBG2 | _EBG_2 |
73 | _EBG1 | _EBG_1 |
74 | _EBG0 | _EBG_0 |
75 | _ABOE1 | _ABOE1 |
76 | _EBR4 | _EBR_4 |
77 | _EBR3 | _EBR_3 |
78 | _EBR2 | _EBR_2 |
79 | _EBR1 | _EBR_1 |
80 | _EBR0 | _EBR_0 |
81 | MS0 | MS_0 |
82 | _BINT | _BINT |
83 | _EDS1 | _EDS1 |
84 | VCC2 | +5V |